Why Choose Us?
0% AI Guarantee
Human-written only.
24/7 Support
Anytime, anywhere.
Plagiarism Free
100% Original.
Expert Tutors
Masters & PhDs.
100% Confidential
Your privacy matters.
On-Time Delivery
Never miss a deadline.
CMOS Logic and Delays Note, for all SPICE simulations using MOS transistors, use the provided MOS2
CMOS Logic and Delays
Note, for all SPICE simulations using MOS transistors, use the provided MOS2.txt file on LMS. There are three problems on this exam. Use the given 130nm process parameters below for hand calculation for all problems where MOS transistors are used:
Problem 1 (30 pts. HAND, 10 pts. SPICE):
Consider the circuit below with the given 130nm process transistor parameters with the four given input transitions. Reff values are given for a W/L = 1 scenario. Transistor W/L ratio is given in the schematic. • RNeff = 12.5 kΩ • RPeff = 30 kΩ • Cself = 1 fF/µm • Cg = 2 fF/µm • Cint = 0.1 fF/µm • L = 100 nm 1. AB = 10 → 00 2. AB = 01 → 00 3. AB = 11 → 10 4. AB = 11 → 01
a) For all four input change scenarios, draw the equivalent Elmore Delay RC model for output node Y. Consider all transistors to have a constant resistance when on as given.
b) Propagation delay calculation:
i. For all four input scenarios, use your Elmore Delay RC models to derive and solve formulas for the propagation delay for node Y.
ii. Plot all 4 scenarios in LTSpice and state the simulated propagation delays. Compare these to your hand calculated results.
c) Consider the prior circuit with an inverter added at node Y. For all for input patterns, what is the new propagation delay at node Y, and the total propagation delay to Y??
d) A 10 mm long wire is added at node Y?. Considering this as a lumped, resistanceless capacitance, by hand calculate the delay for all four input change scenarios for nodes Y and Y?.
e) If the widths of both transistors in the inverter were doubled, what happens to the propagation delays at nodes Y and Y??
f) What is the logic function at node Y? What purpose does this logic function perform?
Problem 2 (20 pts. HAND, 10 pts. SPICE):
Consider the circuit below: • ISS = 1 mA • VEE = -5 V • RC = 250 Ω • ßF = 100 • VBE(FA) = 0.7 V • VBE(sat) = 0.7 V • VCE(sat) = 0.0 V
a) Find VOH, VOL, VIH, VIL for the circuit above at output nodes X and Y considering a single input change.
b) Plot the VTC with A? and B? fixed to VOL, and B fixed to VOH. Plot both outputs X and Y, with input A ranging from VEE to 0, labelling VOH, VOL, VIH, VIL.
i. Plot both VX and VY by hand.
ii. Plot both VX and VY with LTSpice. Compare with hand results.
c) Find the noise margins, NMH and NML for outputs X and Y.
d) What are the logic functions at nodes X and Y?
e) What is the purpose of transistors Q5 and Q6? Why can’t inputs B and B? be input directly to Q1 and Q2, respectively?
f) Find the fan out, N, to input A, when NM’H = 0. i. Calculate by hand. ii. Verify fanout with LTSpice. Compare with hand results.
g) Consider the following modified circuit with the additional Q7 and Q8 transistors, with IEE = 1 mA:
i. What are the new VOH, VOL values?
ii. What is the new fan out, N?
Expert Solution
Please download the answer file using this link
https://drive.google.com/file/d/1OD24nC6XD5_fyv8qUGRNG3PvSYQKRn55/view?usp=sharing
Archived Solution
You have full access to this solution. To save a copy with all formatting and attachments, use the button below.
For ready-to-submit work, please order a fresh solution below.





